DocumentCode :
2226575
Title :
Controller redesign based clock and register power minimization
Author :
Rao, Sadasiva M. ; Nandy, S.K.
Author_Institution :
Supercomput. Educ. & Res. Centre, Indian Inst. of Sci., Bangalore, India
Volume :
3
fYear :
2000
fDate :
2000
Firstpage :
275
Abstract :
Clock gating is an effective technique for minimizing dynamic power in sequential circuits. However, clock gating has some practical difficulties viz., possibility of glitches on the gated clock and in use of static timing analysis for verifying timing of the design. In this paper we describe a robust scheme for power minimization that eliminates these difficulties of clock gating and yet provides nearly the same power savings. This scheme does not rely on propagation delays in the circuit for functioning, and is robust across process technologies. In this scheme, the controllers sequencing operations in a datapath are modified so that the control signals themselves are used as clocks for registers in the datapath. Since these “control clocks” typically operate at lower frequencies, power is saved in the registers and in the clock drivers. This scheme also preserves the cycle boundaries on which registers in the original circuit load data, thereby allowing reuse of test cases developed for the functional verification of the original circuit
Keywords :
clocks; delays; minimisation of switching nets; sequential circuits; timing; clock drivers; control signals; cycle boundaries; functional verification; power minimization; propagation delays; sequential circuits; Circuit testing; Clocks; Driver circuits; Frequency; Minimization; Propagation delay; Registers; Robustness; Sequential circuits; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2000. Proceedings. ISCAS 2000 Geneva. The 2000 IEEE International Symposium on
Conference_Location :
Geneva
Print_ISBN :
0-7803-5482-6
Type :
conf
DOI :
10.1109/ISCAS.2000.856050
Filename :
856050
Link To Document :
بازگشت