DocumentCode :
2227038
Title :
Multi-clock driven system: a novel VLSI architecture
Author :
Peiliang, Dong ; Rilong, Yu ; Hongbo, Xu ; Chengfang, Yu
Author_Institution :
Dept. of Electron. Eng., Fudan Univ., Shanghai, China
fYear :
2001
fDate :
2001
Firstpage :
555
Lastpage :
558
Abstract :
This paper presents an asynchronous solution for VLSI system design. A Clock Generator, which generates a series of clock signals to drive all parts of the whole system respectively, is regarded as a control center of the architecture. This kind of structure has several advantages such as low fan-out of clock signals, low power dissipation, and flexibility for different delay times. An application of this architecture is also presented in this paper
Keywords :
VLSI; asynchronous circuits; clocks; integrated circuit design; VLSI architecture; asynchronous design; clock generator; multi-clock driven system; Character generation; Clocks; Combinational circuits; Control systems; Delay; Frequency; Signal generators; Switches; VHF circuits; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2001. Proceedings. 4th International Conference on
Conference_Location :
Shanghai
Print_ISBN :
0-7803-6677-8
Type :
conf
DOI :
10.1109/ICASIC.2001.982623
Filename :
982623
Link To Document :
بازگشت