DocumentCode :
2228486
Title :
Formal verification of embedded SoC
Author :
Wang, Bin ; Lin, Zhenghui
Author_Institution :
Inst. of VLSI, Shanghai Jiao Tong Univ., China
fYear :
2001
fDate :
2001
Firstpage :
769
Lastpage :
772
Abstract :
SoC (System on a Chip) are becoming more and more popular due to their widespread applications and the improved techniques. In many cases, the safety is very important. For SoC, the traditional validation techniques, such as simulation and testing, are not viable. Formal methods are becoming a practical alternative to ensure the correctness of the design. In this paper, we investigate the modeling and formal verification of a SoC using Cadence SMV. We use a hierarchical approach to model and formally verify a complete system at different levels
Keywords :
C++ language; analogue circuits; circuit CAD; embedded systems; formal verification; Cadence SMV; SoC; hierarchical approach; safety; simulation; testing; verification; Application software; Control systems; Embedded computing; Embedded system; Formal verification; Hardware; Logic; Mice; System-on-a-chip; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2001. Proceedings. 4th International Conference on
Conference_Location :
Shanghai
Print_ISBN :
0-7803-6677-8
Type :
conf
DOI :
10.1109/ICASIC.2001.982676
Filename :
982676
Link To Document :
بازگشت