Title :
Influence of sampling jitter on discrete time receiver
Author :
Inamori, Mamiko ; Bostamam, A.M. ; Sanada, Yukitoshi
Author_Institution :
Dept. of Electron. & Electr. Eng., Keio Univ., Yokohama
Abstract :
In software defined radio (SDR), implementation of RF front-end and analog-to-digital converter (ADC) is an important issue. One type of new schemes proposed for SDR is discrete time receiver (DTR), which processes analog signal directly. In the DTR architecture, the received signal is sampled at radio frequency (RF) and channel selection and demodulation are carried out in the digital domain. This architecture achieves reduction of on-chip components and enables one-chip receiver. However, in this architecture, the sampling jitter generated from phase noise of phase locked loop (PLL) may deteriorate the performance. In this paper, the phase noise of the PLL is modeled and the influence of the phase noise to the DTR is analyzed. Moreover, the performance of the DTR is evaluated in terms of modulation schemes and signal bandwidth
Keywords :
analogue-digital conversion; demodulation; discrete time systems; jitter; modulation; phase locked loops; radio receivers; signal sampling; software radio; ADC; DTR architecture; PLL; SDR; analog signal processing; analog-to-digital converter; channel selection; demodulation; digital domain; discrete time receiver; modulation scheme; phase locked loop; phase noise; radio frequency; sampling jitter; signal sampling; software defined radio; Analog-digital conversion; Jitter; Phase locked loops; Phase noise; Radio frequency; Receivers; Sampling methods; Signal processing; Signal sampling; Software radio; Discrete Time Receiver; Software De ned Radio; sampling jitter;
Conference_Titel :
Personal, Indoor and Mobile Radio Communications, 2005. PIMRC 2005. IEEE 16th International Symposium on
Conference_Location :
Berlin
Print_ISBN :
9.7838007291e+012
DOI :
10.1109/PIMRC.2005.1651871