DocumentCode :
2229408
Title :
Support for high-priority traffic in VLSI communication switches
Author :
Tamir, Yuval ; Frazier, Gregory L.
Author_Institution :
Dept. of Comput. Sci., California Univ., Los Angeles, CA, USA
fYear :
1988
fDate :
6-8 Dec 1988
Firstpage :
191
Lastpage :
200
Abstract :
The design of small n×n switches that can be used to construct communication networks that provide low-latency communication for high-priority traffic, which is required for both multistage interconnection networks used in multiprocessors and direct networks used in multicomputers. The focus is on the design of the internal buffers, specifically on the design of buffers that provide non-FIFO handling of messages. Alternative designs and configurations are evaluated in the context of a multistage interconnection network. Simulation shows that a slightly modified version of the recently introduced dynamically allocated multiqueue buffer can provide superior support for high-priority traffic
Keywords :
VLSI; multiprocessor interconnection networks; switches; telecommunication networks; telecommunication traffic; VLSI communication switches; communication networks; direct networks; dynamically allocated multiqueue buffer; high priority traffic support; multicomputers; multiprocessors; multistage interconnection networks; simulations; Communication networks; Communication switching; Delay; Multiprocessor interconnection networks; Packet switching; Real time systems; Switches; Telecommunication traffic; Throughput; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Real-Time Systems Symposium, 1988., Proceedings.
Conference_Location :
Huntsville, AL
Print_ISBN :
0-8186-4894-5
Type :
conf
DOI :
10.1109/REAL.1988.51115
Filename :
51115
Link To Document :
بازگشت