DocumentCode :
2229413
Title :
Parallel logic simulation of million-gate VLSI circuits
Author :
Zhu, Lijuan ; Chen, Gilbert ; Szymanski, Boleslaw K. ; Tropper, Carl ; Zhang, Tong
Author_Institution :
Dept. of Comput. Sci., Rensselaer Polytech. Inst., Troy, NY, USA
fYear :
2005
fDate :
27-29 Sept. 2005
Firstpage :
521
Lastpage :
524
Abstract :
The complexity of today´s VLSI chip designs makes verification a necessary step before fabrication. As a result, gate-level logic simulation has became an integral component of the VLSI circuit design process which verifies the design and analyzes its behavior. Since the designs constantly grow in size and complexity, there is a need for ever more efficient simulations to keep the gate-level logic verification time acceptably small. The focus of this paper is an efficient simulation of large chip designs. We present the design and implementation of a new parallel simulator, called DSIM, and demonstrate DSIM´s efficiency and speed by simulating a million gate circuit using different numbers of processors.
Keywords :
VLSI; integrated circuit design; logic gates; logic simulation; DSIM; VLSI chip design; circuit fabrication; gate-level logic simulation; integral component; logic verification; million gate circuit; parallel simulator; processor; very large scale integration; Circuit simulation; Computational modeling; Decoding; Discrete event simulation; Fabrication; Hardware design languages; Logic circuits; Logic gates; Very large scale integration; Viterbi algorithm;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Modeling, Analysis, and Simulation of Computer and Telecommunication Systems, 2005. 13th IEEE International Symposium on
ISSN :
1526-7539
Print_ISBN :
0-7695-2458-3
Type :
conf
DOI :
10.1109/MASCOTS.2005.48
Filename :
1521177
Link To Document :
بازگشت