Title :
A low-jitter phase-locked loop architecture for clock generation in Analog to Digital Converters
Author :
Moorthi, S. ; Meganathan, D. ; Shankar, M. ; Sridhar, R. ; Perinbam, J. Raja Paul
Author_Institution :
Dept. of Electr. & Electron. Eng., Nat. Inst. of Technol., Trichy, India
Abstract :
This paper presents the circuit level implementation and analysis of the Phase Locked Loop (PLL) architecture for clock generation in Analog to Digital Converters (ADCs). The PLLs are required to generate low-noise or low-jitter clock signals and at the same time need to achieve fast locking. The Analog to Digital Converters require a clock generator whose clock output should have jitter less than 1 ps to have higher Effective Number Of Bits (ENOB). Catering the needs of the ADC, low-jitter PLL architecture is proposed which consist of pre-charged phase-frequency detector, charge pump, second order loop filter and a current-starved inverter based Voltage Controlled Oscillator (VCO) circuit. The integrated PLL architecture is implemented and simulated using CADENCE Analog Design Environment. It is synthesized using TSMC 0.18μm, six-metal technology. The lock range (operating frequency range) of the PLL is 95MHz to 145 MHz with a center frequency of 100 MHz and a jitter of around 700 fs are obtained as a result of its verification at all process corners.
Keywords :
analogue-digital conversion; clocks; jitter; phase locked loops; voltage-controlled oscillators; CADENCE Analog Design Environment; analog-digital converters; charge pump; circuit level implementation; clock generation; clock generator; current-starved inverter based voltage controlled oscillator circuit; frequency 95 MHz to 145 MHz; low-jitter PLL architecture; low-jitter clock signal; low-jitter phase-locked loop architecture; low-noise clock signal; pre-charged phase-frequency detector; second order loop filter; six-metal technology; size 0.18 mum; Charge pumps; Clocks; Generators; Inverters; Jitter; Phase locked loops; Voltage-controlled oscillators; Analog to Digital Converter (ADC) Effective Number Of Bits (ENOB); Jitter; Phase Locked Loop (PLL); Signal-to-Noise Distortion Ratio (SNDR); Voltage Controlled Oscillator (VCO);
Conference_Titel :
Recent Advances in Intelligent Computational Systems (RAICS), 2011 IEEE
Conference_Location :
Trivandrum
Print_ISBN :
978-1-4244-9478-1
DOI :
10.1109/RAICS.2011.6069277