DocumentCode :
2232338
Title :
A Subthreshold SCL Based Pipelined Encoder for Ultra-Low Power 8-bit Folding/Interpolating ADC
Author :
Beikahmadi, Mohammad ; Tajalli, Armin ; Leblebici, Yusuf
Author_Institution :
Microelectron. Syst. Lab., Ecole Polytech. Fed. de Lausanne, Lausanne, Switzerland
fYear :
2008
fDate :
16-17 Nov. 2008
Firstpage :
9
Lastpage :
12
Abstract :
The subthreshold MOS source-coupled logic (STSCL) technique is of great interest for designing ultra low power circuits. In this paper we discuss the design of a pipelined encoder for an 8-bit folding and interpolating (F&I) analog-to-digital (ADC) data converter using this technique. The encoder is designed and characterized in a conventional 0.18 ¿m CMOS technology, and it is capable of operating over a wide frequency range (10 kHz-50 MHz) without the need of resizing the transistors or scaling the voltage levels. The speed and power consumption of the encoder are proportional to the bias currents of the gates. The supply voltage of the circuit can be as low as 350 mV.
Keywords :
CMOS integrated circuits; analogue-digital conversion; coupled circuits; encoding; logic circuits; low-power electronics; power integrated circuits; CMOS technology; analog-to-digital data converter; pipelined encoder; power consumption; size 0.18 micron; subthreshold MOS source-coupled logic; ultra low power circuits; ultra-low power 8-bit folding/interpolating ADC; CMOS logic circuits; CMOS technology; Crosstalk; Energy consumption; Frequency; Logic circuits; Logic design; MOS devices; Switches; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
NORCHIP, 2008.
Conference_Location :
Tallinn
Print_ISBN :
978-1-4244-2492-4
Electronic_ISBN :
978-1-4244-2493-1
Type :
conf
DOI :
10.1109/NORCHP.2008.4738272
Filename :
4738272
Link To Document :
بازگشت