DocumentCode :
2232343
Title :
Design and analysis of a systolic sorting architecture
Author :
Zhang, Yanjun ; Zheng, S.Q.
Author_Institution :
Dept. of Comput. Sci. & Eng., Southern Methodist Univ., Dallas, TX, USA
fYear :
1995
fDate :
25-28 Oct 1995
Firstpage :
652
Lastpage :
659
Abstract :
We present a new parallel sorting algorithm that uses a fixed-size sorter iteratively to sort inputs of arbitrary size. A parallel sorting architecture based on this algorithm is proposed. This architecture consists of three components, linear arrays that support constant-time operations, a multilevel sorting network, and a termination detection tree, cell operating concurrently in systolic processing fashion. The structure of this sorting architecture is simple and regular, highly suitable for VLSI realization. Theoretical analysis and experimental data indicate that the performance of this architecture is likely to be excellent in practice
Keywords :
parallel algorithms; sorting; systolic arrays; arbitrary size; constant-time operations; fixed-size sorter; linear arrays; multilevel sorting network; parallel sorting algorithm; systolic sorting architecture; termination detection tree; Algorithm design and analysis; Circuits; Computer architecture; Computer science; Costs; Data analysis; Iterative algorithms; Performance analysis; Sorting; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel and Distributed Processing, 1995. Proceedings. Seventh IEEE Symposium on
Conference_Location :
San Antonio, TX
ISSN :
1063-6374
Print_ISBN :
0-81867195-5
Type :
conf
DOI :
10.1109/SPDP.1995.530744
Filename :
530744
Link To Document :
بازگشت