Title :
New trends in low power SoC design technologies
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Abstract :
Summary form only given. The growing complexity of system-on-chip (SoC) continues to advance the concept of low power devices/circuits/architectures/algorithms co-design. This requires the close interaction among various disciplines to be involved in the development of low power high performance computer, communication and consumer SoC applications. The design of low power wireless mobile SoC products now must equally concern itself with digital and analog mixed-signal devices and circuits, interconnection wires and nano-scale CMOS technology. The reduction of the power consumption in low voltage circuits is necessary to reduce the leakage power in both the active and standby modes of operation. The reduction in leakage current in design has to be achieved using circuit-level and physical-layout techniques. This tutorial paper first considers major circuit techniques and then considers physical-layout techniques for leakage control and reduction. This paper also considers voltage island techniques, concurrent mixed-signal semi-custom design methodology, dual-supply techniques for regular logic fabric VPGA and cache memory, system-level power management, and silicon-implementation platform design.
Keywords :
CMOS integrated circuits; cache storage; integrated circuit design; leakage currents; low-power electronics; mixed analogue-digital integrated circuits; system-on-chip; analog mixed-signal circuits; cache memory; circuit-level physical-layout techniques; concurrent mixed-signal semi-custom design methodology; dual-supply techniques; interconnection wires; leakage current reduction; leakage power reduction; logic fabric VPGA; low power SoC design; low power wireless mobile SoC products; low voltage circuits; nano-scale CMOS technology; power consumption reduction; silicon-implementation platform design; system-level power management; system-on-chip; voltage island techniques; Application software; CMOS digital integrated circuits; CMOS technology; Computer architecture; High performance computing; Integrated circuit interconnections; Mobile communication; Nanoscale devices; System-on-a-chip; Wires;
Conference_Titel :
SOC Conference, 2003. Proceedings. IEEE International [Systems-on-Chip]
Print_ISBN :
0-7803-8182-3
DOI :
10.1109/SOC.2003.1241559