DocumentCode :
2232847
Title :
High-frequency CMOS low-power single-branch continuous-time filters
Author :
Baschirotto, A. ; Baschirotto, U. ; Castello, R.
Author_Institution :
Dept. of Innovation Eng., Lecce Univ., Italy
Volume :
2
fYear :
2000
fDate :
2000
Firstpage :
577
Abstract :
A low-power CMOS continuous-time filter is presented. The filter implements a linearization technique which consists of compensating the driver nonlinearity with an opposite load nonlinearity. This results in requiring a lower overdrive to MOS devices and so in power saving. In addition to this the filter features other characteristics which allows one to reduce power consumption. They are: no parasitic poles, no CMFB, no body effect. Finally using digital tuning the performance is optimized for any operation condition. A prototype cell has been designed in a standard 0.5 μm CMOS technology. With a pole frequency in the range 13 MHz-83 MHz (Q=1), the cell features a linear range (1%THD) of 400 mVpp from a 3.3 V supply. The parasitic capacitance is kept lower than 20% of the total capacitance. The power consumption in the tuning range varies from 6 mW to 16 mW
Keywords :
CMOS analogue integrated circuits; capacitance; circuit tuning; continuous time filters; linearisation techniques; low-power electronics; 0.5 micron; 13 to 83 MHz; 3.3 V; 6 to 16 mW; CMOS; digital tuning; driver nonlinearity; linearization technique; load nonlinearity; low-power ICs; parasitic capacitance; pole frequency; single-branch continuous-time filters; CMOS technology; Driver circuits; Energy consumption; Filters; Frequency; MOS devices; Parasitic capacitance; Transconductors; Transfer functions; Tuning;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2000. Proceedings. ISCAS 2000 Geneva. The 2000 IEEE International Symposium on
Conference_Location :
Geneva
Print_ISBN :
0-7803-5482-6
Type :
conf
DOI :
10.1109/ISCAS.2000.856394
Filename :
856394
Link To Document :
بازگشت