DocumentCode :
2232923
Title :
Efficient BISR Techniques for Word-Oriented Embedded Memories with Hierarchical Redundancy
Author :
Lu, Shyue-Kung ; Yang, Chun-Lin ; Lin, Han-Wen
Author_Institution :
Dept. of Electron. Eng., Fu Jen Catholic Univ., Taipei
fYear :
2006
fDate :
10-12 July 2006
Firstpage :
355
Lastpage :
360
Abstract :
In this paper, BISR (built-in self-repair) techniques with hierarchical redundancy architecture are proposed for word-oriented embedded memories. Our BISR circuit consists of a built-in self-test (BIST) module and a built-in redundancy-analysis (BIRA) module. Spare words, spare rows, and spare columns are added into the memory cores as redundancy. However, the spare rows and spare columns are virtually divided into spare row blocks and spare column group blocks. The address reconfiguration is performed at row block or column group block level instead of the traditional row or column level. An extended essential spare pivoting (EESP) algorithm is proposed for redundancy analysis based on the proposed redundancy organization. A practical 16Ktimes32 SRAM with BISR circuitry is designed and implemented. Experimental results show that we can obtain a higher repair rate with negligible area overhead (2.56%) of the BISR circuit for a 1024Ktimes2048-bit SRAM chip
Keywords :
SRAM chips; built-in self test; embedded systems; logic testing; memory architecture; redundancy; BISR circuitry; SRAM chip; address reconfiguration; built-in redundancy-analysis module; built-in self-repair techniques; built-in self-test module; extended essential spare pivoting algorithm; hierarchical redundancy architecture; spare column group blocks; spare row blocks; word-oriented embedded memories; Algorithm design and analysis; Built-in self-test; Circuit faults; Fault detection; Hardware; Random access memory; Read-write memory; Redundancy; SRAM chips; Strontium;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer and Information Science, 2006 and 2006 1st IEEE/ACIS International Workshop on Component-Based Software Engineering, Software Architecture and Reuse. ICIS-COMSAR 2006. 5th IEEE/ACIS International Conference on
Conference_Location :
Honolulu, HI
Print_ISBN :
0-7695-2613-6
Type :
conf
DOI :
10.1109/ICIS-COMSAR.2006.32
Filename :
1652017
Link To Document :
بازگشت