DocumentCode :
2233025
Title :
Low power transformation of datapath architectures with cyclic SFGs
Author :
Wróblewski, Marek ; Simon, Sven ; Nossek, Josef A.
Author_Institution :
Munchen Univ. of Technol., Germany
Volume :
2
fYear :
2000
fDate :
2000
Firstpage :
597
Abstract :
Datapath architectures exhibit a large amount of undesired switching (glitches) which does not contribute to the functionality but leads to increased power consumption. While glitch propagation can be effectively reduced by pipelining circuits with acyclic SFGs, this technique is not directly applicable if the circuit contains loops. The paper addresses this problem and discusses a methodology for reducing switching activity in recursive circuits. Simulation results of a few example circuits are given
Keywords :
CMOS digital integrated circuits; circuit CAD; integrated circuit design; logic CAD; low-power electronics; signal flow graphs; cyclic SFG; datapath architectures; glitch propagation reduction; loops; low power transformation; pipelining; power consumption; recursive circuits; switching activity reduction; Circuit simulation; Clocks; Cooling; Costs; Energy consumption; Energy measurement; Pipeline processing; Registers; Signal design; Switching circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2000. Proceedings. ISCAS 2000 Geneva. The 2000 IEEE International Symposium on
Conference_Location :
Geneva
Print_ISBN :
0-7803-5482-6
Type :
conf
DOI :
10.1109/ISCAS.2000.856399
Filename :
856399
Link To Document :
بازگشت