DocumentCode :
2233210
Title :
A 1W Class-D Audio Power Amplifier in a 0.35μm CMOS Process
Author :
Lee, Kin-Keung ; Wang, Yelin ; Zhang, Qingyuan ; Sjöland, Henrik
Author_Institution :
Dept. of Electr. & Inf. Technol., Lund Univ., Lund, Sweden
fYear :
2008
fDate :
16-17 Nov. 2008
Firstpage :
172
Lastpage :
175
Abstract :
A fully integrated class-D audio power amplifier for mobile applications is presented. The amplifier is realized in a 0.35 μm CMOS process featuring 3.3 V and 5 V transistors. To reduce the out-of-band noise generation, possibly eliminating the need of an output filter, the double sided natural sampling (DSNS) pulse width modulation (PWM) scheme is used at a designed carrier frequency of 384 kHz. By using a 5 V full bridge, a maximum output power of 1 W (rms) was measured in a 7.5Ω load at 1% THD+N and an efficiency of 80%. The THD+N was 0.24% at 500 mW output, and 0.15% in minimum. The total chip area is 2.55 mm2 including pads. This chip was designed and simulated with Cadence IC design tools as a student project in the course IC Project and Verification at Lund University.
Keywords :
CMOS integrated circuits; audio-frequency amplifiers; power amplifiers; pulse width modulation; CMOS process; Cadence IC design tools; DSNS; IC Project and Verification course; Lund University; PWM; class-D audio power amplifier; double sided natural sampling; frequency 384 kHz; out-of-band noise generation reduction; power 1 W; power 500 mW; pulse width modulation; resistance 75 ohm; voltage 3.3 V; voltage 5 V; CMOS process; Filters; Noise generators; Noise reduction; Power amplifiers; Pulse amplifiers; Pulse generation; Pulse width modulation; Sampling methods; Space vector pulse width modulation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
NORCHIP, 2008.
Conference_Location :
Tallinn
Print_ISBN :
978-1-4244-2492-4
Electronic_ISBN :
978-1-4244-2493-1
Type :
conf
DOI :
10.1109/NORCHP.2008.4738305
Filename :
4738305
Link To Document :
بازگشت