DocumentCode :
2233870
Title :
The optimization of GHz integrated CMOS quadrature VCO´s based on a poly-phase filter loaded differential oscillator
Author :
Borremans, M. ; Muer, B. De ; Steyaert, M.
Author_Institution :
ESAT, Katholieke Univ., Leuven, Heverlee, Belgium
Volume :
2
fYear :
2000
fDate :
2000
Firstpage :
729
Abstract :
This paper presents the design trade-offs to implement an integrated CMOS quadrature oscillator based on a differential VCO and a differential-to-quadrature converting poly-phase filter. Both the traditional structure, with cascaded building blocks and the appropriate inter circuit buffers, and the merged version, without buffering, are discussed. In the latest, the excessive power consumption in the intermediate buffers is avoided. It is explained how the effect of the poly-phase filter on the phase noise performance of the VCO, can be taken into account in the design, resulting in an optimal trade-off between the overall power consumption and the phase-noise of the quadrature oscillation generator
Keywords :
CMOS analogue integrated circuits; UHF integrated circuits; UHF oscillators; active filters; circuit optimisation; integrated circuit design; integrated circuit noise; phase noise; voltage-controlled oscillators; 1.8 GHz; UHF; cascaded building blocks; design tradeoffs; differential VCO; integrated CMOS quadrature VCO; inter circuit buffers; merged version; optimization; phase noise performance; poly-phase filter loaded differential oscillator; power consumption; quadrature oscillator; CMOS technology; Design methodology; Energy consumption; Filters; Integrated circuit technology; Phase noise; Radio frequency; Transmitters; Voltage; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2000. Proceedings. ISCAS 2000 Geneva. The 2000 IEEE International Symposium on
Conference_Location :
Geneva
Print_ISBN :
0-7803-5482-6
Type :
conf
DOI :
10.1109/ISCAS.2000.856432
Filename :
856432
Link To Document :
بازگشت