DocumentCode :
2236442
Title :
Multi-clock domain synchronizers
Author :
Hatture, Sachin ; Dhage, Sudhir
Author_Institution :
Sardar Patel Institute Technology, Mumbai, India 400058
fYear :
2015
fDate :
22-23 April 2015
Abstract :
Modern digital systems become more complex with increasing multi-clocking techniques for better performance. Multiple asynchronous clock domains have been using for different I/O interface in today´s modern system on chip (SoC). Each system needs to communicate with one or other system/peripherals continuously. These multiple asynchronous clock domains are facing meta-stability, data losses and other clock domain crossing (CDC) issues. CDC is an important issue in all today´s SoC. In this paper we have demonstrated how meta-stability occurs in CDC boundary, and presented a comparison of basic synchronizers on the basis of latency time to reduce the propagation of meta-stability, to increase the mean time between failures (MTBF) and to avoid data losses in multi-clock domains.
Keywords :
Reflective binary codes; Synchronization; MTBF; Meta-stability; Multi clock Domain crossing; setup and hold time violation; synchronizer;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computation of Power, Energy Information and Commuincation (ICCPEIC), 2015 International Conference on
Conference_Location :
Melmaruvathur, Chennai, India
Print_ISBN :
978-1-4673-6524-6
Type :
conf
DOI :
10.1109/ICCPEIC.2015.7259493
Filename :
7259493
Link To Document :
بازگشت