DocumentCode :
2236483
Title :
Utilizing HDL simulation engines for accelerating design and test processes
Author :
Farajipour, Najmeh ; Hosseini, S Behdad ; Navabi, Zainalabedin
Author_Institution :
CAD Res. Group, Univ. of Tehran, Tehran, Iran
fYear :
2008
fDate :
9-12 Oct. 2008
Firstpage :
371
Lastpage :
375
Abstract :
This paper introduces a complete test package in VHDL that makes it possible to simulate faults and generate test patterns for a component during its design process. Different approaches on test applications can be combined and then be applied to combinational, sequential and scan-based circuits in a fully configurable and convenient environment. To reveal the capabilities of VHDL in test configurations, we used two different approaches for fault simulation and evaluated them with random tests.
Keywords :
combinational circuits; electronic engineering computing; fault simulation; hardware description languages; integrated circuit design; sequential circuits; HDL simulation engine; VHDL; combinational circuit; fault simulation; scan based circuit; sequential circuit; test pattern generation; Circuit faults; Engines; Generators; Integrated circuit modeling; Logic gates; Solid modeling; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design & Test Symposium (EWDTS), 2008 East-West
Conference_Location :
Lviv
Print_ISBN :
978-1-4244-3402-2
Electronic_ISBN :
978-1-4244-3403-9
Type :
conf
DOI :
10.1109/EWDTS.2008.5580143
Filename :
5580143
Link To Document :
بازگشت