DocumentCode :
2236865
Title :
Improvement of Assertion-Based Verification through the generation of proper test sequences
Author :
Pierre, Laurence ; Damri, Laila
Author_Institution :
TIMA, UJF, Grenoble, France
fYear :
2011
fDate :
13-15 Sept. 2011
Firstpage :
1
Lastpage :
8
Abstract :
Assertion-Based Verification (ABV) aims at guaranteeing that designs obey properties, usually expressed under the form of logic and temporal formulae. In dynamic ABV, those properties are checked at runtime (e.g., during simulation). In the context of simulation-based verification, the significance of the selected test sequences is well-known. Moreover, if the validity of properties is also to be checked, test generation is of utmost importance because properties should not be considered as satisfied if they are satisfied vacuously i.e., without having actually been checked. Test sequences must be designed to ensure a good coverage of the property checker´s activation conditions. This paper presents our first results towards a method for the automatic test sequences generation directed by the necessity to avoid vacuous assertion satisfaction.
Keywords :
VLSI; formal logic; hardware-software codesign; integrated circuit design; program testing; program verification; assertion based verification; automatic test sequences generation; logic formulae; simulation based verification; temporal formulae;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Specification and Design Languages (FDL), 2011 Forum on
Conference_Location :
Oldenburg
ISSN :
1636-9874
Print_ISBN :
978-1-4577-0763-6
Electronic_ISBN :
1636-9874
Type :
conf
Filename :
6069470
Link To Document :
بازگشت