DocumentCode :
2237354
Title :
MOSFETs transitions towards fully depleted architectures
Author :
Vinet, Maud
Author_Institution :
CEA-LETI, Grenoble, France
fYear :
2012
fDate :
23-25 April 2012
Firstpage :
1
Lastpage :
1
Abstract :
Summary form only given. Recent device developments and achievements have demonstrated that undoped channel Fully depleted SOI devices are becoming a serious alternative to Bulk technologies for 20nm node and below. These architectures have proven that they can provide high drive current together with ensuring low static and dynamic power. This paper gives an overview of the main advantages provided by Fully Depleted technologies, as well as the key challenges that need to be addressed. Electrostatic integrity, drivability, variability and scalability are addressed through silicon data and TCAD analyses. Unique features of planar architectures such as solutions to the Multiple VT challenges and non logic devices (ESD, I/Os) are also reported.
Keywords :
MOSFET; silicon-on-insulator; MOSFET; TCAD analysis; bulk technologies; drivability; electrostatic integrity; fully depleted architectures; multiple VT challenges; nonlogic devices; planar architectures; scalability; silicon data; undoped channel fully depleted SOI devices; variability; Abstracts; Electrostatics; MOSFETs;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Technology, Systems, and Applications (VLSI-TSA), 2012 International Symposium on
Conference_Location :
Hsinchu
ISSN :
1930-8868
Print_ISBN :
978-1-4577-2083-3
Type :
conf
DOI :
10.1109/VLSI-TSA.2012.6210109
Filename :
6210109
Link To Document :
بازگشت