Title :
Low Power Dual Core Microcontroller
Author :
Megalingam, Rajesh Kannan ; Mohan, Ashwin ; Thavalengal, Shekhil Hassan ; Rao, Tanmay Muralidhar ; Periye, Vivek
Author_Institution :
Amrita Vishwa Vidyapeetham, Kollam, India
Abstract :
Micro controllers that can provide higher performance while maintaining low power consumption is a key research area. Power aware high performance micro controllers are critical in embedded system applications. This paper mainly focuses on the Low Power implementation of a Dual Core Micro controller using 130 μm CMOS Technology. Peripherals are efficiently shared by the two cores thus reducing the area and power. A Dual Core Micro controller is better than a Multiple Micro controller system in terms of power consumption and silicon area used. Architectural level power reduction can be achieved by adopting pipelining and efficient instruction set. Circuit level power reduction can be achieved by sleep mode when the core is inactive, reducing redundant operations in ALU, State Machine Encoding, Clock Gating etc. The modules were designed using Verilog TM HDL and simulated in Model Sim 6.2c. The synthesis of the design was done using Synopsys Design Compiler .The Power, Area and Performance analysis of the design was performed thereafter.
Keywords :
CMOS integrated circuits; embedded systems; hardware description languages; instruction sets; low-power electronics; microcontrollers; peripheral interfaces; pipeline processing; power aware computing; power consumption; CMOS Technology; ModelSim 6.2c; Verilog HDL; dual core microcontroller; embedded system; instruction set; low power implementation; multiple microcontroller system; peripherals; pipelining; power aware; power consumption; size 130 mum; synopsys design compiler; Dual Core; Intercore; Interrupts; Low Power; Peripheral Arbiter;
Conference_Titel :
Reconfigurable Computing and FPGAs (ReConFig), 2010 International Conference on
Conference_Location :
Quintana Roo
Print_ISBN :
978-1-4244-9523-8
Electronic_ISBN :
978-0-7695-4314-7
DOI :
10.1109/ReConFig.2010.42