DocumentCode :
2237528
Title :
Design of partially-asynchronous parallel processing elements for setting up Benes networks in O(log2N) time
Author :
Kai, Y. ; Hamada, K. ; Miao, Y. ; Obara, H.
Author_Institution :
Grad. Sch. of Electr. & Electron. Eng., Akita Univ., Akita, Japan
fYear :
2009
fDate :
15-19 Sept. 2009
Firstpage :
1
Lastpage :
2
Abstract :
Simple and fast processing elements for setting up Benes networks in parallel were demonstrated for the first time. All functions of the parallel processing elements were implemented with only hard-wired logic circuits, some of which operate asynchronously, for simplicity and speed. We developed the most critical elements for setting up a 16 times 16 Benes network. As a result, a preliminary design of the elements required only 67 slices (or about 1%) on an ordinary FPGA, and operated as fast as in only 20 clock cycles.
Keywords :
asynchronous circuits; field programmable gate arrays; integrated optoelectronics; optical control; optical logic; optical switches; photonic switching systems; Benes networks; Benes switch control unit; FPGA; O(log2N) time; basic switch elements; hard-wired logic circuits; partially-asynchronous parallel processing elements; photonic switch; Parallel processing; Benes network; asynchronous logic; parallel control; photonic switch; pipelining; wired-logic circuit;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Photonics in Switching, 2009. PS '09. International Conference on
Conference_Location :
Pisa
Print_ISBN :
978-1-4244-3857-0
Electronic_ISBN :
978-1-4244-3856-3
Type :
conf
DOI :
10.1109/PS.2009.5307812
Filename :
5307812
Link To Document :
بازگشت