DocumentCode :
2237712
Title :
A new complete diagnosis patterns for wiring interconnects
Author :
Park, Sungju
Author_Institution :
Dept. of Comput. Sci. & Eng., Hanyang Univ., Ansan, South Korea
fYear :
1996
fDate :
3-7 Jun, 1996
Firstpage :
203
Lastpage :
208
Abstract :
It is important to test the various kinds of interconnect faults between chips on a card/module. When boundary scan design techniques are adopted, the chip to chip interconnection test generation and application of test patterns is greatly simplified. Various test generation algorithms have been developed for interconnect faults. A new interconnect test generation algorithm is introduced. It reduces the number of test patterns by half over present techniques. It also guarantees the complete diagnosis of multiple interconnect faults
Keywords :
boundary scan testing; circuit analysis computing; circuit testing; fault diagnosis; multiprocessor interconnection networks; boundary scan design techniques; card/module; chip to chip interconnection test generation; complete diagnosis patterns; interconnect test generation algorithm; interconnect wiring; multiple interconnect fault diagnosis; test generation algorithms; test patterns; Automatic test equipment; Computer science; Fault diagnosis; Packaging; Permission; Probes; Registers; Test pattern generators; Testing; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference Proceedings 1996, 33rd
Conference_Location :
Las Vegas, NV
ISSN :
0738-100X
Print_ISBN :
0-7803-3294-6
Type :
conf
DOI :
10.1109/DAC.1996.545573
Filename :
545573
Link To Document :
بازگشت