DocumentCode :
2238188
Title :
Advanced channel and contact technologies for future CMOS devices
Author :
Yeo, Yee-Chia
Author_Institution :
Dept. of Electr. & Comput. Eng., Nat. Univ. of Singapore (NUS), Singapore, Singapore
fYear :
2012
fDate :
23-25 April 2012
Firstpage :
1
Lastpage :
2
Abstract :
Technology options for reducing channel and contact resistances in advanced transistors will be reviewed. Strain engineering techniques for enhancing electron and hole mobilities will be discussed, e.g. novel source/drain (S/D) stressors, buried stressors, novel high stress liners, etc. Also, external series resistance Rext has become a more dominant component of the total resistance between S/D in recent years. Solutions for reducing RC will be discussed. Approaches to reduce electron and hole barrier heights between the metallic contact and S/D region will be discussed.
Keywords :
CMOS integrated circuits; contact resistance; electron mobility; hole mobility; transistors; CMOS devices; buried stressors; channel resistance reduction; contact resistance reduction; electron mobility; high stress liners; hole mobility; source/drain stressors; strain engineering; transistors; FinFETs; Metals; Silicon; Strain; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Technology, Systems, and Applications (VLSI-TSA), 2012 International Symposium on
Conference_Location :
Hsinchu
ISSN :
1930-8868
Print_ISBN :
978-1-4577-2083-3
Type :
conf
DOI :
10.1109/VLSI-TSA.2012.6210144
Filename :
6210144
Link To Document :
بازگشت