Title :
An efficient VLSI architecture for the computation of 1-D discrete wavelet transform
Author :
Premkumar, A.B. ; Madhukumar, A.S.
Author_Institution :
Sch. of Appl. Sci., Nanyang Technol. Univ., Singapore
Abstract :
This paper presents a new architecture for VLSI implementation of one dimensional discrete wavelet transform (DWT). The architecture uses a single filter for the generation of both DWT coefficients and a scaling function for orthogonal wavelets as opposed to the conventional two filter approach. For subsequent levels, we rely on the fold back architecture principles which interleave the decimated scaling functions back into the filters for the subsequent DWT coefficients. Limited use of memory in the design enables efficient implementation of the DWT computation in VLSI
Keywords :
VLSI; convolution; quadrature mirror filters; wavelet transforms; 1-D discrete wavelet transform; DWT coefficients; design; efficient VLSI architecture; filter; fold back architecture; interleaving; memory use; orthogonal wavelets; scaling function; Computer architecture; Continuous wavelet transforms; Discrete wavelet transforms; Filtering; Fourier transforms; Low pass filters; Signal design; Upper bound; Very large scale integration; Wavelet transforms;
Conference_Titel :
Information, Communications and Signal Processing, 1997. ICICS., Proceedings of 1997 International Conference on
Print_ISBN :
0-7803-3676-3
DOI :
10.1109/ICICS.1997.652169