DocumentCode :
2239268
Title :
Synthesis by spectral translation using Boolean decision diagrams
Author :
Hansen, Jeffery P. ; Sekine, Masatoshi
Author_Institution :
Toshiba ULSI Res. Labs., Kawasaki, Japan
fYear :
1996
fDate :
3-7 Jun, 1996
Firstpage :
248
Lastpage :
253
Abstract :
Many logic synthesis systems are strongly influenced by the size of the SOP (Sum-of-Products) representation of the function being synthesized. Two-level PLA (Programmable Logic Array) synthesis and many multi-level synthesis systems perform poorly without a good SOP representation of the target function. In this paper, we propose a new spectral-based algorithm using BDDs (Boolean Decision Diagram) to transform the target function into a form that is easier to synthesize by using a linear filter on the inputs. Using the methods described in this paper, we were able to perform spectral translation on circuits with many more inputs and much larger cube sets then previously possible. This can result in a substantial decrease in delay and area for some classes of circuits
Keywords :
Boolean functions; logic CAD; multivalued logic; multivalued logic circuits; programmable logic arrays; Boolean decision diagrams; linear filter; logic synthesis systems; multi-level synthesis; spectral translation; spectral-based algorithm; two-level programmable logic array synthesis; Boolean functions; Circuit synthesis; Data structures; Delay; Laboratories; Network synthesis; Nonlinear filters; Permission; Programmable logic arrays; Ultra large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference Proceedings 1996, 33rd
Conference_Location :
Las Vegas, NV
ISSN :
0738-100X
Print_ISBN :
0-7803-3294-6
Type :
conf
DOI :
10.1109/DAC.1996.545581
Filename :
545581
Link To Document :
بازگشت