DocumentCode :
2239320
Title :
Layout driven selecting and chaining of partial scan flip-flops
Author :
Chen, Chau-Shen ; Lin, Kuang-Hui ; Hwang, TingTing
Author_Institution :
Dept. of Comput. Sci., Tsinghua Univ., Beijing, China
fYear :
1996
fDate :
3-7 Jun, 1996
Firstpage :
262
Lastpage :
267
Abstract :
In an era of sub-micron technology, routing is becoming a dominant factor in area, timing, and power consumption. In this paper, we study the problem of selecting and chaining of scan flip-flops with the objective of achieving minimum routing area overhead. Most of previous work on partial scan has put emphasis on selecting as few scan flip-flops as possible to break all cycles in S-graph. However, the flip-flops that break more cycles are often the ones that have more fanins and fanouts. The area adjacent to these nodes is often congestive in layout. Such selections will cause layout congestion and increase in number of tracks to chain the scan flip-flops. We propose a matching-based algorithm to perform simultaneously the selecting and chaining of scan flip-flop taking layout information into account. Experimental results show that our approach outperforms the traditional one in final layout area
Keywords :
circuit layout CAD; design for testability; flip-flops; integrated circuit layout; logic CAD; chaining; fanins; fanouts; layout congestion; layout driven selecting; matching-based algorithm; minimum routing area overhead; partial scan flip-flops; routing; sub-micron technology; Circuit testing; Computer science; Design for testability; Energy consumption; Flip-flops; Logic testing; Permission; Routing; Shift registers; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference Proceedings 1996, 33rd
Conference_Location :
Las Vegas, NV
ISSN :
0738-100X
Print_ISBN :
0-7803-3294-6
Type :
conf
DOI :
10.1109/DAC.1996.545584
Filename :
545584
Link To Document :
بازگشت