Title :
Multi-voltage device integration technique for 0.5 μm BiCMOS and DMOS process
Author :
Terashima, Tomohide ; Yamamoto, Fumitoshi ; Hatasako, Kenichi
Author_Institution :
Mitsubishi Electr. Corp., Hyogo, Japan
Abstract :
This paper describes the multi-voltage device integration technique for BiCMOS and DMOS process and the simple measures to the beta decreasing of 5 V/12 V NPNTr by the lack of heat treatment used for half-micron process. The N well offset gate are used for 30 V HV-NMOS. Moreover, RESURF effect by Buried P+ is applied to 60 V HV-NMOS. Each specific on-resistance (Ron·S) reaches sufficiently low value (60 m Ω mm2 (BVds=33 V), 127 m Ω mm2 (BVds=74 V)). 60 V DMOS structure became to 90 V DMOS by only addition of P well guard ring, and the Ron·S is 230 m Ω mm2 (BVds=94 V). Using the appropriate length of RESURF formed at N-epitaxial layer; we could optimize 30 V/60 V/90 V NMOS devices and FID (Full Isolation Diode). In the case of PMOS, 30 V/60 V/90 V PMOS has been realized by using the combination of P-LDD (Lightly Doped Drain) and Sinker P region (P body, P well). Using a P+ shield region stabilized the beta of 5 V/12 V NPNTr. Any complicated process step is not needed for various techniques mentioned above
Keywords :
BiCMOS integrated circuits; MOS integrated circuits; power integrated circuits; 0.5 micron; BiCMOS process; DMOS process; HV-NMOS transistor; NPN transistor; PMOS transistor; RESURF effect; full isolation diode; multi-voltage device integration; specific on-resistance; BiCMOS integrated circuits; Diodes; Epitaxial layers; Heat treatment; Immune system; MOS devices; MOSFETs; Power conversion; Threshold voltage; Voltage control;
Conference_Titel :
Power Semiconductor Devices and ICs, 2000. Proceedings. The 12th International Symposium on
Conference_Location :
Toulouse
Print_ISBN :
0-7803-6269-1
DOI :
10.1109/ISPSD.2000.856837