Title :
Hardware emulation for functional verification of K5
Author :
Ganapathy, Gopinath ; Narayan, Rohit ; Jorden, C. ; Ming Wang ; Nishimura, Jun
Author_Institution :
Adv. Micro Devices Inc., Austin, TX
Abstract :
The K5 microprocessor is a 4 Million transistor superscalar, X86 microprocessor. The K5 microprocessor is an AMD original design, verifying compatibility with the existing X86 architecture and software is crucial to its success in the market place. The X86 architecture has been constantly evolving over several years without any published specification. The primary mechanism for functional design verification of an X86 processor is simulation. The ability to execute a good sample set of the X86 software base on a model of the processor architecture before tapeout is key to achieving very high confidence first silicon. The Quickturn Hardware Emulation system allows us to map a model of the design onto hardware resources and execute it at high speeds. In this paper we present the emulation methodology that was jointly developed for K5 and applied successfully to meet our functional verification goals
Keywords :
circuit analysis computing; logic testing; microprocessor chips; AMD original design; K5; X86 architecture; emulation methodology; functional design verification; functional verification; hardware emulation; Computer architecture; Emulation; Field programmable gate arrays; Hardware; Logic; Microprocessors; Permission; Postal services; Silicon; Transistors;
Conference_Titel :
Design Automation Conference Proceedings 1996, 33rd
Conference_Location :
Las Vegas, NV
Print_ISBN :
0-7803-3294-6
DOI :
10.1109/DAC.1996.545593