DocumentCode :
2239656
Title :
RaceCheck: A Race Logic Audit Program For SoC Designs
Author :
Chan, Terence
Author_Institution :
Dynetix Design Solutions Inc., Dublin, CA
fYear :
2006
fDate :
4-7 Dec. 2006
Firstpage :
97
Lastpage :
100
Abstract :
This paper describes RaceCheck, a new verification program that audits System-on-Chip (SoC) designs for race logic design errors. The unique features of RaceCheck are: it can perform both static and dynamic analysis to reveal hard-to-detect race logic, and it makes use of SoC designs´ structural and timing information to suppress false violations. The static race logic analysis is testbench independent, and can be used in all stages of a SoC development. The dynamic race logic analysis uses an event-driven simulation kernel to execute a SoC operations, and reports the exact times, locations and frequency of occurrences of all detected race logic in the design. RaceCheck complements traditional design verification tools to aid users achieve 100 % functional coverage of their new SoC products and time-to-market
Keywords :
logic testing; system-on-chip; ESL; HDL; RaceCheck; SoC design; audit program; design errors; dynamic analysis; race logic; static analysis; Analytical models; Discrete event simulation; Frequency; Information analysis; Kernel; Logic design; Logic testing; Performance analysis; System-on-a-chip; Timing; ESL; HDL; SoC; dynamic analysis; race logic; static;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2006. APCCAS 2006. IEEE Asia Pacific Conference on
Conference_Location :
Singapore
Print_ISBN :
1-4244-0387-1
Type :
conf
DOI :
10.1109/APCCAS.2006.342305
Filename :
4145341
Link To Document :
بازگشت