Title :
Sizing of clock distribution networks for high performance CPU chips
Author :
Desai, Madhav P. ; Cvijetic, Radenko ; Jensen, James
Author_Institution :
Digital Equipment Corp., Hudson, MA, USA
Abstract :
In a high performance microprocessor such as Digital´s 30O MHz Alpha 21164, the distribution of a high quality clock signal to all regions of the device is achieved using a complex grid with multiple drivers. The large capacitance of this distribution grid together with the high clock frequency results in substantial power dissipation in the chip. In this paper, we describe techniques to size the interconnect segments (thus reducing their capacitance) of the distribution network while meeting certain design goals. These techniques place no restrictions on the topology of the network being sized, and have been successfully used on very large examples
Keywords :
circuit CAD; integrated circuit interconnections; microprocessor chips; Alpha 21164; CPU chips; clock distribution networks; distribution grid; high clock frequency; high performance CPU chips; interconnect segments; power dissipation; Algorithm design and analysis; Capacitance; Clocks; Delay; Design automation; Frequency synchronization; Microprocessors; Network topology; Permission; Power dissipation;
Conference_Titel :
Design Automation Conference Proceedings 1996, 33rd
Conference_Location :
Las Vegas, NV
Print_ISBN :
0-7803-3294-6
DOI :
10.1109/DAC.1996.545607