Title :
Issues for multilevel metallization in high density circuits
Author_Institution :
Siemens AG, Munich, Germany
Abstract :
Summary form only given. As lateral dimensions shrink in high density circuits, metal and dielectric film thicknesses are not shrinking at the same pace. This leads to several technological challenges in multilevel interconnects. Also, rising numbers of metal layers add to the process complexity and pose specific demands on the process technology. Some issues related to the challenges mentioned above are discussed in this paper. One important issue for state-of-the-art technology is that the aspect ratios for contacts and intermetal gaps are increasing from one technology generation to the next. Various methods are discussed that aim at achieving sufficient barrier/liner coverage in these high aspect ratio contacts/vias. Options for contact and via fill processes are also discussed in this context.
Keywords :
VLSI; integrated circuit interconnections; integrated circuit metallisation; aspect ratios; barrier/liner coverage; high density circuits; intermetal gaps; lateral dimensions; multilevel interconnects; multilevel metallization; process complexity; process technology; via fill processes; Dielectric films; Inorganic materials; Integrated circuit interconnections; Lithography; Metallization; Planarization; Production; Thick film circuits;
Conference_Titel :
Materials for Advanced Metallization, 1997. MAM '97 Abstracts Booklet., European Workshop
Conference_Location :
Villard de Lans, France
DOI :
10.1109/MAM.1997.621055