DocumentCode :
2241156
Title :
On the implementation and optimisation of LDPC codes on a reconfigurable hardware for future communications systems
Author :
Barral, D. ; Falcón, W. ; Altuna, J. ; Carrasco, R.A.
Author_Institution :
Staffordshire Univ., UK
fYear :
2002
fDate :
8-10 May 2002
Firstpage :
196
Lastpage :
200
Abstract :
With the advent of new services and capabilities for next generation mobile communication systems, new powerful error-correcting schemes have emerged to increase cellular capacity and achieve higher transmission data rates effectively. A new set of error-correcting codes (ECCs), called low-density parity check codes (LDPCs), significantly reduce error-rates compared to conventional ECCs. This coding scheme achieves near-Shannon capacity, but unlike other schemes,offers great possibilities for implementation and parallelisation in reconfigurable systems such as field programmable gate arrays (FPGA). FPGA technology offers devices with a large scale of integration. However, the technology mapping stage of logic synthesis is considered not to be optimal enough. We show that evolutionary algorithms, and particularly genetic algorithms, are suitable for the optimisation of technology mapping. These algorithms model natural evolutionary processes, using selection, crossover and mutation operations, and significantly optimise the routing delay in the mapping process compared to commercial automatic mapping tools. A methodology for the implementation of an LDPC encoder/decoder in a commercial FPGA and a genetic algorithm that is used to optimise this implementation is presented. The proposed scheme highlights the potential of evolutionary methods in the reconfigurability of wireless devices.
Keywords :
3G mobile communication; error correction codes; field programmable gate arrays; genetic algorithms; logic design; mobile radio; network routing; parity check codes; software radio; 3rd generation mobile communication; FPGA; LDPC codes; decoder; encoder; error-correcting codes; error-correction codes; evolutionary algorithms; field programmable gate arrays; genetic algorithms; logic synthesis; low-density parity check codes; next generation mobile communication systems; optimisation; parallelisation; reconfigurable hardware; reconfigurable wireless devices; routing delay; technology mapping;
fLanguage :
English
Publisher :
iet
Conference_Titel :
3G Mobile Communication Technologies, 2002. Third International Conference on (Conf. Publ. No. 489)
ISSN :
0537-9989
Print_ISBN :
0-85296-749-7
Type :
conf
DOI :
10.1049/cp:20020388
Filename :
1032022
Link To Document :
بازگشت