DocumentCode :
2241701
Title :
Automated Debug of Speed Path Failures Using Functional Tests
Author :
McLaughlin, Rich ; Venkataraman, Srikanth ; Lim, Carlston
Author_Institution :
Intel Corp., Folsom, CA, USA
fYear :
2009
fDate :
3-7 May 2009
Firstpage :
91
Lastpage :
96
Abstract :
Debug of at-speed failures using functional tests is a key challenge as part of frequency pushes during post-silicon debug to improve performance of high performance designs, especially microprocessors. In this paper, we present a technique to automate the debug of speed path failures using failing functional tests by extracting information from design-for-debug features and then algorithmically isolating the internal speed-paths that could be the source of the failures. Results from application of the technique during silicon debug on the Intelreg Coretrade i7 quad-core processor is presented.
Keywords :
design for testability; failure analysis; integrated circuit testing; microprocessor chips; multiprocessing systems; Intel Core i7 quad-core processor; automated debug; design-for-debug features; functional tests; internal speed-paths; speed path failures; Algorithm design and analysis; Automatic testing; Circuit simulation; Computer bugs; Data mining; Frequency; Microprocessors; Silicon; System testing; Timing; Silicon debug; design for debug; functional tests; speed-path; timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 2009. VTS '09. 27th IEEE
Conference_Location :
Santa Cruz, CA
ISSN :
1093-0167
Print_ISBN :
978-0-7695-3598-2
Type :
conf
DOI :
10.1109/VTS.2009.53
Filename :
5116615
Link To Document :
بازگشت