DocumentCode :
2242178
Title :
Layout-Aware Pattern Generation for Maximizing Supply Noise Effects on Critical Paths
Author :
Ma, Junxia ; Lee, Jeremy ; Tehranipoor, Mohammad
Author_Institution :
ECE Dept., Univ. of Connecticut, Storrs, CT, USA
fYear :
2009
fDate :
3-7 May 2009
Firstpage :
221
Lastpage :
226
Abstract :
As technology scales, gate sensitivity to noise increases due to supply voltage scaling and limited scaling of the voltage threshold. As a result, power supply noise plays a greater role in sub-100 nm technologies and creates signal integrity issues in the chip. It is vital to consider supply voltage noise effects (i) during design validation to apply sufficient guardbands to critical paths and (ii) during path delay test to ensure the performance and reliability of the chip. In this paper, a novel layout-aware pattern generation procedure for maximizing power supply noise effects on critical paths while considering local voltage drop impacts is proposed. The proposed pattern generation and validation flow is implemented on the ITCpsila99 b19 benchmark. Experimental results for both wire-bond and flip-chip packaging styles are presented in this paper. Results demonstrate that our proposed method is fast, significantly increases switching around the functionally testable critical paths, and induces large voltage drop on cells placed in the critical paths which results in increased path delay. The proposed method eliminates the very time consuming pattern validation phase that is practiced in industry.
Keywords :
automatic test pattern generation; flip-chip devices; integrated circuit layout; integrated circuit reliability; integrated circuit testing; lead bonding; ITCpsila99 b19 benchmark; chip reliability; critical paths; flip-chip packaging; layout aware pattern generation; path delay test; power supply noise; voltage scaling; wire-bond packaging; Circuit noise; Delay; Noise generators; Performance analysis; Power generation; Power supplies; Test pattern generators; Testing; Threshold voltage; Timing; Layout; Path delay test; Pattern generation; Power supply noise; Signal integrity;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 2009. VTS '09. 27th IEEE
Conference_Location :
Santa Cruz, CA
ISSN :
1093-0167
Print_ISBN :
978-0-7695-3598-2
Type :
conf
DOI :
10.1109/VTS.2009.45
Filename :
5116637
Link To Document :
بازگشت