DocumentCode :
2242506
Title :
A High-Performance VLSI Architecture for Intra Prediction and Mode Decision in H.264/AVC Video Encoding
Author :
Kao, Yu-Chien ; Kuo, Huang-Chih ; Lin, Yin-Tzu ; Hou, Chia-Wen ; Li, Yi-Hsien ; Huang, Hao-Tin ; Lin, Youn-Long
Author_Institution :
Dept. of Comput. Sci., Nat. Tsing Hua Univ., Hsinchu
fYear :
2006
fDate :
4-7 Dec. 2006
Firstpage :
562
Lastpage :
565
Abstract :
The authors propose a high-performance hardware accelerator for intra prediction and mode decision in H.264/AVC video encoding. They use two intra prediction units to increase the performance. Taking advantage of function similarity and data reuse, the authors successfully reduce the hardware cost of the intra prediction units. Based on a modified mode decision algorithm, the design can deliver almost the same video quality as the reference software. The authors implemented the proposed architecture in Verilog and synthesized it targeting towards a TSMC 0.13mum CMOS cell library. Running at 75MHz, the 36K-gate circuit is capable of realtime encoding 720p HD (1280times720) video sequences at 30 frames per second (fps)
Keywords :
CMOS integrated circuits; VLSI; video coding; 0.13 micron; 75 MHz; AVC; CMOS cell library; H.264; VLSI; data reuse; hardware accelerator; mode decision; video encoding; video sequences; Algorithm design and analysis; Automatic voltage control; Circuit synthesis; Computer architecture; Cost function; Encoding; Hardware design languages; Software algorithms; Software quality; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2006. APCCAS 2006. IEEE Asia Pacific Conference on
Conference_Location :
Singapore
Print_ISBN :
1-4244-0387-1
Type :
conf
DOI :
10.1109/APCCAS.2006.342532
Filename :
4145455
Link To Document :
بازگشت