Title :
SS-KTC: A High-Testability Low-Overhead Scan Architecture with Multi-level Security Integration
Author :
Chandran, Unni ; Zhao, Dan
Author_Institution :
Center for Adv. Comput. Studies, Univ. of Louisiana, Lafayette, LA, USA
Abstract :
Scan testing has been proven to leak secret information through side-channel attacks. To ensure high security when testing crypto chips without compromising testability, a new secure scan architecture with key authorized test controlling is proposed. In this method, multiple test keys are uniquely integrated into the test vectors by employing a special key fill technique without increasing the test overhead in terms of test time and test data volume. The scan test process is properly initiated and operated relying on multiple levels of security authorization. With the key authorized test controlling scheme, the scan chains may be blocked against shifting out secure information to unauthorized users. The experimental results demonstrate the robustness of the proposed secure scan architecture while achieving the lowest test and hardware overhead compared to the existing approaches.
Keywords :
authorisation; cryptography; testing; crypto chips; high testability low overhead scan architecture; key authorized test controlling scheme; multilevel security integration; multiple test keys; scan chains; scan test process; scan testing; secret information; secure information; secure scan architecture; security authorization; side-channel attack; test data volume; test time; test vectors; Authorization; Communication standards; Computer architecture; Controllability; Cryptography; Data security; Hardware; Information security; Protection; Testing; Attack probability; Key-authorized test controlling; Multi-level test key authorization; Scan security; Test overhead;
Conference_Titel :
VLSI Test Symposium, 2009. VTS '09. 27th IEEE
Conference_Location :
Santa Cruz, CA
Print_ISBN :
978-0-7695-3598-2
DOI :
10.1109/VTS.2009.20