Title :
Low Power Multiplier Designs Based on Improved Column Bypassing Schemes
Author :
Hwang, Ying-Tsung ; Lin, Jin-Fa ; Sheu, Ming-hwa ; Sheu, Chia-Jen
Author_Institution :
Dept. of Electr. Eng., Nat. Chung-Hsing Univ., Taichung
Abstract :
In this paper, we proposed two novel low power multiplier designs based on improved column bypassing schemes. The power saving comes from bypassing signals along those adder columns in the array multiplier corresponding to zero bits in the multiplicand. Spurious signal switching activities can then be eliminated when bypassing occurs. The proposed designs successfully resolve the adverse DC power consumption problem in previous research due to troublesome tri-state input buffers. Our designs also implement the bypassing logic cleverly via C2MOS circuitry and eliminate the costly (both circuit and power-wise) multiplexers. The circuit overheads of the proposed designs can be as low as 10% compared with 54% in M. C. Wen et al. (2005). Simulations results also indicate previous work may fail to gain any power saving (and actually deteriorate power consumption) when Vdd is higher than 1.6V. Our designs, nonetheless, achieve power saving consistently in different working conditions and the best saving can be as much as 29%
Keywords :
CMOS logic circuits; logic design; low-power electronics; multiplying circuits; bypassing logic; improved column bypassing schemes; low power multiplier designs; power saving; Adders; Circuit simulation; Clocks; Delay; Energy consumption; Logic circuits; Logic design; Multiplexing; Signal resolution; Synchronization; bypassing scheme; low power; multiplier;
Conference_Titel :
Circuits and Systems, 2006. APCCAS 2006. IEEE Asia Pacific Conference on
Conference_Location :
Singapore
Print_ISBN :
1-4244-0387-1
DOI :
10.1109/APCCAS.2006.342058