DocumentCode :
2242734
Title :
High-Performance Low-Power Full-Swing Full Adder Cores with Output Driving Capability
Author :
Tung, Chiou-Kou ; Shieh, Shao-Hui ; Hung, Yu-Cherng ; Tsai, Ming-Chien
Author_Institution :
Dept. of Electron. Eng., Nat. Chinyi Inst. of Technol., Taichung
fYear :
2006
fDate :
4-7 Dec. 2006
Firstpage :
614
Lastpage :
617
Abstract :
By using hybrid various CMOS and pass transistor logic (PTL) design approaches, two novel low-power full-swing full adder cores with output driving capability are proposed for high-performance embedded structure. The main design objectives for these full adder cores are providing not only low power and high speed but also full-swing operation at a low supply voltage and the driving capability. The simulation results show that the proposed full adder core (design-1) is superior to other designs. It consumes 17.69% to 36.21% less power than three previous designs excluding 7.87% penalty than CMOS scheme, while it is 1.88% to 53.64% faster for sum and 11.64% to 40.67% faster for carry-out than all reference full adders. The proposed design-1 has even 19.91% to 83.81% better power-delay product (PDP) for sum and 2.86% to 93.01% better PDP for carry-out. Experimental results confirm that both of the proposed full adder cores are valid and effective
Keywords :
CMOS logic circuits; adders; transistor-transistor logic; CMOS scheme; full adder cores; power-delay product; Adders; CMOS logic circuits; CMOS process; CMOS technology; Design engineering; Design methodology; Energy consumption; Integrated circuit technology; Logic design; Low voltage; CMOS; full adder; pass transistor logic;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2006. APCCAS 2006. IEEE Asia Pacific Conference on
Conference_Location :
Singapore
Print_ISBN :
1-4244-0387-1
Type :
conf
DOI :
10.1109/APCCAS.2006.342063
Filename :
4145468
Link To Document :
بازگشت