DocumentCode :
22447
Title :
Highly Energy-Efficient SRAM With Hierarchical Bit Line Charge-Sharing Method Using Non-Selected Bit Line Charges
Author :
Miyano, S. ; Moriwaki, S. ; Yamamoto, Yusaku ; Kawasumi, A. ; Suzuki, Takumi ; Sakurai, Takayasu ; Shinohara, Hirofumi
Author_Institution :
Semiconductor Technology Academic Research Center, Yokohama, Japan
Volume :
48
Issue :
4
fYear :
2013
fDate :
Apr-13
Firstpage :
924
Lastpage :
931
Abstract :
Low voltage SRAM at a near-threshold voltage has two major sources of power waste: excess bit line swing due to the random variation of transistors and dynamic power consumption of the bit line swing of non-selected columns. In order to overcome these waste power consumption issues and achieve the highest energy-efficient operation of low voltage SRAM, the new CSHBL technique and CCC techniques, which is the improved version of the CSHBL, have been proposed. An SRAM fabricated using 65 nm technology adopting the CSHBL achieved an energy consumption of 26.4 pJ/Access/Mbit, and that of 13.8 pJ/Acess/Mbit is achieved by the SRAM macro that adopted CCC with 40 nm technology. This energy consumption is lower than values in previous works.
Keywords :
Computer architecture; Low voltage; Microprocessors; Power demand; Random access memory; Timing; Transistors; Charge share; SRAM; low power; low voltage;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2012.2237572
Filename :
6416957
Link To Document :
بازگشت