Title : 
Implementation of a Symbolic Circuit Simulator for Topological Network Analysis
         
        
            Author : 
Chen, Weiwei ; Shi, Guoyong
         
        
            Author_Institution : 
Sch. of Microelectron., Shanghai Jiao Tong Univ.
         
        
        
        
        
        
            Abstract : 
Many topological approaches to symbolic network analysis have been proposed in the literature, but none are implemented ultimately as a simulator for large network analysis due to their complexity and exponentially increasing number of terms. A novel methodology adopted in this paper uses a graph reduction approach based on a set of graph reduction rules developed recently. Furthermore, a binary decision diagram is used in the implementation of a symbolic simulator that is capable of analyzing large analog circuit blocks. Implementation details and experimental results are reported
         
        
            Keywords : 
binary decision diagrams; circuit simulation; network topology; BDD; admissible term; binary decision diagram; graph reduction; large network analysis; symbolic circuit simulator; symbolic network analysis; topological network analysis; Analog circuits; Analytical models; Binary decision diagrams; Boolean functions; Circuit analysis; Circuit simulation; Data structures; Impedance; Microelectronics; Numerical simulation; BDD; admissible term; graph reduction; symbolic analysis;
         
        
        
        
            Conference_Titel : 
Circuits and Systems, 2006. APCCAS 2006. IEEE Asia Pacific Conference on
         
        
            Conference_Location : 
Singapore
         
        
            Print_ISBN : 
1-4244-0387-1
         
        
        
            DOI : 
10.1109/APCCAS.2006.342438