DocumentCode :
2247344
Title :
Low Power Combinational Multipliers using Data-driven Signal Gating
Author :
Honarmand, Nima ; Afzali-Kusha, Ali
Author_Institution :
Sch. of Electr. & Comput. Eng., Tehran Univ.
fYear :
2006
fDate :
4-7 Dec. 2006
Firstpage :
1430
Lastpage :
1433
Abstract :
A data driven approach to design and optimization of low power combinational multipliers is presented. This technique depends on signal gating to avoid un-necessary computations and thus reduce the switching activity and power consumption of combinational multipliers. The proposed technique can be equally well applied to signed and unsigned multiplications. At the same time, it imposes reasonable area and delay overhead on the circuit. The benchmark data is extracted from typical DSP applications to show the efficiency of the proposed technique in the domain of DSP computations in which the low power computing is of rapidly increasing importance. The results show an average of 26% percent reduction in the switching activity and 22% area and 27% delay overhead, compared to combinational multipliers without this technique
Keywords :
combinational circuits; digital signal processing chips; multiplying circuits; DSP computations; data-driven signal gating; low power combinational multipliers; switching activity; Adders; Arithmetic; CMOS technology; Computer architecture; Delay; Design optimization; Digital signal processing; Energy consumption; Logic circuits; Signal design; combinational multiplier; low power multiplication; signal gating;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2006. APCCAS 2006. IEEE Asia Pacific Conference on
Conference_Location :
Singapore
Print_ISBN :
1-4244-0387-1
Type :
conf
DOI :
10.1109/APCCAS.2006.342470
Filename :
4145670
Link To Document :
بازگشت