DocumentCode :
2247424
Title :
Substrate designs to improve die crack damage in CSP
Author :
Kao, Nichlas ; Wang, Y.P. ; Chou, Simon ; Tsai, Y.L. ; Her, T.D.
Author_Institution :
R&D Div., Siliconware Precision Industries Co. Ltd., Taichung, Taiwan
fYear :
2001
fDate :
2001
Firstpage :
444
Lastpage :
449
Abstract :
For development and design of high performance ICs, more and more functions are required to be contained in a chip scale package (CSP) for applications that require low profiles and small footprints. With thinner package profile requirements, thinner substrates are necessary. More reliability issues arise with thinner substrates to provide mechanical support. The different kinds of substrate design layout induce different stress distributions which affect the IC directly during various assembly processes. These propagating effects may finally cause die crack damage. Therefore, proper substrate layout design does not only achieve thermal and electrical functional requirements, but also prevents critical mechanical problems. The purpose of this paper is to investigate mechanical effects on the IC of different substrate design patterns. Furthermore, to improve the influence of the optimal substrate layout, a dummy copper layer is used within the substrate. For comparison and confirmation of these phenomena, both numerical analysis (FEA) and experiment measurements were employed. CSPs were used as the test vehicle. Effects of dummy patterns were observed during the assembly process. There is no chip damage observed with modified substrate design. For further investigation of other possible factors, substrate thickness was varied in the FEA model. It was proved that the design effect is insignificant with thicker substrates. A similar result was observed with parameters of chip thickness, and Moire interferometry was engaged to verify FEA models
Keywords :
chip scale packaging; circuit optimisation; cracks; finite element analysis; integrated circuit layout; integrated circuit measurement; integrated circuit modelling; light interferometry; microassembling; moire fringes; stress analysis; CSP; CSP die crack damage; Cu; FEA; FEA model; IC chip; IC measurement; IC stress distribution; Moire interferometry; assembly process; assembly processes; chip damage; chip scale package; chip thickness; dummy copper layer; dummy patterns; electrically functional requirement; mechanical effects; mechanical support; modified substrate design; numerical analysis; optimal layout; package footprints; package profiles; package substrate; reliability; substrate design layout; substrate design patterns; substrate designs; substrate thickness; test vehicle; thermally functional requirement; Assembly; Chip scale packaging; Copper; Integrated circuit layout; Interferometry; Numerical analysis; Semiconductor device measurement; Testing; Thermal stresses; Vehicles;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Materials and Packaging, 2001. EMAP 2001. Advances in
Conference_Location :
Jeju Island
Print_ISBN :
0-7803-7157-7
Type :
conf
DOI :
10.1109/EMAP.2001.984025
Filename :
984025
Link To Document :
بازگشت