DocumentCode :
2250471
Title :
Reduction of loop delay for digital symbol timing recovery systems using asynchronous equalization
Author :
Chien, Ying-Ren ; Lin, Chu-Yun ; Tsao, Hen-Wai
Author_Institution :
Integrated Syst. Lab., Nat. Taiwan Univ., Taipei, Taiwan
fYear :
2009
fDate :
24-27 May 2009
Firstpage :
193
Lastpage :
196
Abstract :
Timing recovery loops with low loop delay are desirable. This paper presents receiver architectures with asynchronous equalization to reduce the loop delay. We propose a new asynchronous delayed least-mean-square (AD-LMS) adaptation algorithm together with an interaction-free loop to eliminate interaction between timing and equalization loops. In addition, a timing recovery scheme to reduce the timing jitter is developed. The proposed architecture can apply to 10 GBASE-T systems. Simulation results show that the conventional approach suffers from the loop-interaction and the proposed method can eliminate this issue. Moreover, our approach has high phase margin, low gain peaking, and low jitter properties.
Keywords :
delays; digital communication; equalisers; least mean squares methods; synchronisation; timing jitter; asynchronous delayed least-mean-square adaptation algorithm; asynchronous equalization; digital symbol timing recovery system; high phase margin; loop delay reduction; low gain peaking; receiver architectures; timing jitter; Baseband; Clocks; Decision feedback equalizers; Delay; Digital signal processing; Error correction; Low pass filters; Sampling methods; Signal processing algorithms; Timing jitter;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2009. ISCAS 2009. IEEE International Symposium on
Conference_Location :
Taipei
Print_ISBN :
978-1-4244-3827-3
Electronic_ISBN :
978-1-4244-3828-0
Type :
conf
DOI :
10.1109/ISCAS.2009.5117718
Filename :
5117718
Link To Document :
بازگشت