DocumentCode :
2250526
Title :
The Implementation of a High Speed Adaptive FIR Filter on a Field Programmable Gate Array
Author :
Vella, Marc ; Debono, Carl J.
Author_Institution :
Dept. of Commun. & Comput. Eng., Malta Univ., Msida
fYear :
2006
fDate :
16-19 May 2006
Firstpage :
113
Lastpage :
116
Abstract :
Adaptive filters have become a very useful building block in several of today´s systems. One of the most common application being line echo cancellation (LEC). The ever increasing data rates used in such communication systems bring along the need for faster adaptive filtering systems that are capable of handling the echo tail generated. This poses two main requirements, i) robust and stable algorithms to ensure efficient functionality under these conditions and ii) more processing power. This paper describes the implementation of such an adaptive filter on a Xilinx Spartan 3 FPGA for use in an echo cancellation system
Keywords :
FIR filters; adaptive filters; echo suppression; field programmable gate arrays; filtering theory; Xilinx Spartan 3 FPGA; adaptive filtering systems; field programmable gate array; high speed adaptive FIR filter; line echo cancellation; Adaptive arrays; Adaptive filters; Convergence; Digital signal processing; Echo cancellers; Field programmable gate arrays; Finite impulse response filter; Least squares approximation; Nonlinear filters; Signal processing algorithms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrotechnical Conference, 2006. MELECON 2006. IEEE Mediterranean
Conference_Location :
Malaga
Print_ISBN :
1-4244-0087-2
Type :
conf
DOI :
10.1109/MELCON.2006.1653049
Filename :
1653049
Link To Document :
بازگشت