DocumentCode :
2250567
Title :
Design of a power-aware digital image rejection receiver
Author :
Cetin, Ediz ; Kale, Izzet ; Morling, Richard C S
Author_Institution :
Dept. of Electron., Commun. & Software Eng., Univ. of Westminster, London, UK
fYear :
2009
fDate :
24-27 May 2009
Firstpage :
209
Lastpage :
212
Abstract :
This paper deals with and details the design of a power-aware adaptive digital image rejection receiver based on blind-source-separation that alleviates the RF analog front-end impairments. Power-aware system design at the RTL level without having to redesign arithmetic circuits is used to reduce the power consumption in nomadic devices. Power-aware multipliers with configurable precision are used to trade-off the image-rejection-ratio (IRR) performance with power consumption. Results of the simulation case studies demonstrate that the IRR performance of the power-aware system is comparable to that of the normal implementation albeit degraded slightly, but well within the acceptable limits.
Keywords :
blind source separation; microprocessor chips; power aware computing; signal processing equipment; RF analog front-end impairment; adaptive receiver; arithmetic circuits redesign; blind-source-separation; digital image rejection receiver; image-rejection-ratio performance; nomadic device; power-aware multipliers; power-aware receiver; Baseband; Degradation; Digital images; Digital signal processing; Energy consumption; Hydrogen; RF signals; Radio frequency; Signal processing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2009. ISCAS 2009. IEEE International Symposium on
Conference_Location :
Taipei
Print_ISBN :
978-1-4244-3827-3
Electronic_ISBN :
978-1-4244-3828-0
Type :
conf
DOI :
10.1109/ISCAS.2009.5117722
Filename :
5117722
Link To Document :
بازگشت