DocumentCode :
2251457
Title :
A low-power, low noise, configurable self-timed DSP
Author :
Paver, N.C. ; Day, P. ; Farnsworth, C. ; Jackson, D.L. ; Lien, W.A. ; Liu, J.
Author_Institution :
Cogency Technol. Inc., Totonto, Ont., Canada
fYear :
1998
fDate :
30 Mar-2 Apr 1998
Firstpage :
32
Lastpage :
42
Abstract :
This paper describes a commercial implementation of a self-timed DSP. The self-timed design is fully compatible with a synchronous implementation allowing comparisons of both design styles to be made. The self-timed implementation has shown many benefits over its synchronous counterpart especially with regards power consumption and noise emissions. It also demonstrates the commercial viability of self-timed designs in power and noise sensitive applications. This paper also introduces the concept of a highly configurable Application Specific Integrated Architecture (ASIATM)
Keywords :
application specific integrated circuits; digital signal processing chips; power consumption; ASIA; application specific integrated architecture; configurable self-timed DSP; noise emissions; power consumption; self-timed design; synchronous counterpart; synchronous implementation; Asia; Batteries; Cellular phones; Clocks; Consumer electronics; Design methodology; Digital signal processing; Digital signal processing chips; Hardware; Protocols;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Research in Asynchronous Circuits and Systems, 1998. Proceedings. 1998 Fourth International Symposium on
Conference_Location :
San Deigo, CA
Print_ISBN :
0-8186-8392-9
Type :
conf
DOI :
10.1109/ASYNC.1998.666492
Filename :
666492
Link To Document :
بازگشت