DocumentCode :
2251534
Title :
An energy-efficient BBPLL-based force-balanced Wheatstone bridge sensor-to-digital interface in 130nm CMOS
Author :
Van Rethy, J. ; Danneels, Hans ; De Smedt, Valentijn ; Dehaene, Wim ; Gielen, G.
Author_Institution :
Dept. Elektrotech., KU Leuven, Leuven, Belgium
fYear :
2012
fDate :
12-14 Nov. 2012
Firstpage :
41
Lastpage :
44
Abstract :
An energy-efficient time-based sensor interface in 130nm CMOS technology is presented for resistive sensors. Traditionally resistive sensors are interfaced with a voltage divider or a Wheatstone bridge to transform the sensor signal to a voltage. However, both the voltage divider and the unbalanced Wheatstone bridge are highly affected by supply voltage variations, especially in smaller CMOS technologies with low supply voltages. As alternative to ratiometric measuring, this paper presents a force-balanced Wheatstone bridge interface circuit with a highly digital architecture, that offers the advantage of low power consumption with highly improved overall PSRR. It has a noise-frequency-independent PSRR of 52dB for in-band supply noise and supply noise amplitudes up to +10dBFS, which is an improvement of 46dB over the voltage divider and of 26dB over the unbalanced Wheatstone bridge. Apart from the sensor calibration, no other calibration or absolute precise clock or voltage references are needed due to the BBPLL-based architecture. The complete interface consumes only 124.5μW from a 1V supply with 10kHz input bandwidth and 10.4 bit resolution and 8.9 bit linearity, resulting in a state-of-the-art sensor Figure of Merit of 13.03 pJ/conversion.
Keywords :
CMOS digital integrated circuits; calibration; energy conservation; force measurement; force sensors; integrated circuit measurement; integrated circuit noise; phase locked loops; radiofrequency integrated circuits; reference circuits; resistors; voltage dividers; BBPLL-based architecture; CMOS technology; absolute precise clock; bandwidth 10 kHz; bang-bang phase-locked loop; energy-efficient time-based sensor interface; figure of merit; force-balanced Wheatstone bridge interface circuit; in-band supply noise amplitude; noise figure 26 dB; noise figure 46 dB; noise figure 52 dB; noise-frequency-independent PSRR; power 124.5 muW; power consumption; ratiometric measurement; resistive sensor; sensor calibration; sensor signal transformation; unbalanced Wheatstone bridge; voltage 1 V; voltage divider; voltage reference; word length 10.4 bit; word length 8.9 bit;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid State Circuits Conference (A-SSCC), 2012 IEEE Asian
Conference_Location :
Kobe
Type :
conf
DOI :
10.1109/IPEC.2012.6522622
Filename :
6522622
Link To Document :
بازگشت