DocumentCode :
2251859
Title :
Efficient data output from the inner of large size cellular array
Author :
Paillet, Fabrice ; Mercier, D. ; Bernard, T.M.
Author_Institution :
DGA/DCE/CTA/GIP, Arcueil, France
Volume :
5
fYear :
2000
fDate :
2000
Firstpage :
289
Abstract :
Efficient data output from large size array structures (such as large size array processor, as may be encountered in single chip large size Artificial Retinas (AR)) is problematic. Wiring cost to connect separately any element of the array is unacceptable. I/O performance are low to access the inner part of the array as I/O are usually done from the border, then moved onto or from the whole structure. This paper describes a structure that implements efficient output of position information at minimal hardware cost. It gives the coordinates of an element of the array that is either in an active state or needs to signal itself. Some solutions have already been proposed, mainly to be able to monitor the activity of array of neurons in a VLSI circuit for perceptive systems. To our knowledge, the structure proposed improves both on compactness and speed over other known methods. Operating principle, structure schematics, simulation and performance issues are presented in this paper. It was first developed to provide high performance output of pixel coordinates, results from images processed in large size digital PARs (Programmable Artificial Retinas). These PARs are single chip optical sensors composed of an SIMD array processor with optical input: a tiny processor is embedded in each pixel of a CMOS image sensor
Keywords :
CMOS image sensors; VLSI; analogue processing circuits; cellular arrays; cellular neural nets; digital signal processing chips; image processing equipment; neural chips; parallel processing; CMOS image sensor; SIMD array processor; VLSI circuit; array inner part; digital programmable artificial retinas; efficient data output; large size array processor; large size array structures; large size cellular array; neuron array; perceptive systems; performance issues; pixel coordinates; position information output; simulation; single chip large size artificial retinas; single chip optical sensors; structure schematics; Costs; Hardware; Monitoring; Neurons; Optical arrays; Optical sensors; Pixel; Retina; Sensor arrays; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2000. Proceedings. ISCAS 2000 Geneva. The 2000 IEEE International Symposium on
Conference_Location :
Geneva
Print_ISBN :
0-7803-5482-6
Type :
conf
DOI :
10.1109/ISCAS.2000.857421
Filename :
857421
Link To Document :
بازگشت