DocumentCode :
2252555
Title :
Asynchronous macrocell interconnect using MARBLE
Author :
Bainbridge, W.J. ; Furber, S.B.
Author_Institution :
Dept. of Comput. Sci., Manchester Univ., UK
fYear :
1998
fDate :
30 Mar-2 Apr 1998
Firstpage :
122
Lastpage :
132
Abstract :
This paper introduces MARBLE, the Manchester AsynchRonous Bus for Low Energy, a two channel micropipeline bus with centralized arbitration and address decoding which provides for the interconnection of asynchronous VLSI macrocells. In addition to basic bus functionality, MARBLE supports bus-bridging and test access, demonstrating that all the functions of a high speed macrocell bus can be implemented efficiently in a fully asynchronous design style. MARBLE is used in the AMULET3i microprocessor to connect the CPU core and DMA controller to RAM, ROM and peripherals. It exploits pipelining of the arbitration, address and data cycles, together with spatial locality optimizations and in-order split transfers, to supply the bandwidth requirements of such a system. The design of a MARBLE initiator data interface used in the AMULET3i is presented, including a Petri-net specification suitable for synthesis using the Petrify tool
Keywords :
cellular arrays; multiprocessor interconnection networks; system buses; AMULET3i; MARBLE; Manchester AsynchRonous Bus for Low Energy; Petri-net specification; address decoding; asynchronous VLSI macrocells; centralized arbitration; interconnection; micropipeline bus; Control systems; Decoding; Electronic switching systems; Macrocell networks; Microprocessors; Pipeline processing; Read only memory; Read-write memory; System testing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Research in Asynchronous Circuits and Systems, 1998. Proceedings. 1998 Fourth International Symposium on
Conference_Location :
San Deigo, CA
Print_ISBN :
0-8186-8392-9
Type :
conf
DOI :
10.1109/ASYNC.1998.666499
Filename :
666499
Link To Document :
بازگشت