Title :
Membership test logic for delay-insensitive codes
Author :
Piestrak, Stanis Law J
Author_Institution :
Inst. of Eng. Cybern., Wroclaw Univ. of Technol., Poland
fDate :
30 Mar-2 Apr 1998
Abstract :
Delay-insensitive (unordered) codes have been used to encode data in various asynchronous systems such as asynchronous circuits and buses. In this paper, a new general approach to designing completion-detection circuits (completion checkers) for asynchronous circuits and systems using delay-insensitive codes is presented. It is shown that a completion-detection circuit for many delay-insensitive codes can be easily and efficiently built in a systematic way by using multi-output threshold circuits. The results presented here remain in a sharp contrast with the conclusions reached by Akella et al. (1996) where similar designs-called enumeration-based decoders-were found impractical due to excessive complexity
Keywords :
asynchronous circuits; logic testing; asynchronous systems; completion-detection circuit; completion-detection circuits; complexity; delay-insensitive codes; membership test logic; Asynchronous circuits; Carbon capture and storage; Circuit testing; Clocks; Cybernetics; Delay systems; Electronic mail; Logic circuits; Logic testing; Wires;
Conference_Titel :
Advanced Research in Asynchronous Circuits and Systems, 1998. Proceedings. 1998 Fourth International Symposium on
Conference_Location :
San Deigo, CA
Print_ISBN :
0-8186-8392-9
DOI :
10.1109/ASYNC.1998.666505